<?xml version="1.0" encoding="UTF-8"?>
<testsuites>
	<testsuite name="cvel_test-20260420184544" tests="57" file=".py" time="166.713" timestamp="2026-04-20T18:48:31" failures="0" errors="0" skipped="10">
		<testcase classname="cvel_test" name="test1" time="2.026" timestamp="2026-04-20T18:45:46" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="121">
			<!--Cvel 1: Testing default - expected error-->
		</testcase>
		<testcase classname="cvel_test" name="test10" time="7.960" timestamp="2026-04-20T18:45:54" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="237">
			<!--Cvel10: I/O vis set, input vis with two spws, one field selected, 2 spws selected, passall = False, regridding 3...-->
		</testcase>
		<testcase classname="cvel_test" name="test11" time="24.023" timestamp="2026-04-20T18:46:18" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="257">
			<!--Cvel 11: I/O vis set, input vis with two spws, one field selected, 
           2 spws selected, passall = False, regridding 4...-->
		</testcase>
		<testcase classname="cvel_test" name="test12" time="19.499" timestamp="2026-04-20T18:46:38" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="278">
			<!--Cvel 12: Input and output vis set, input vis with two spws, two fields selected, 
           2 spws selected, passall = False, regridding 5...-->
		</testcase>
		<testcase classname="cvel_test" name="test13" time="0.899" timestamp="2026-04-20T18:46:39" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="299">
			<!--Cvel 13: I/O vis set, input vis with one spws, one field selected, one spws selected, 
           passall = False, regridding 6...-->
		</testcase>
		<testcase classname="cvel_test" name="test14" time="0.072" timestamp="2026-04-20T18:46:39" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="321">
			<!--Cvel 14: I/O vis set, input vis with one spws, one field selected, one spws selected, 
           passall = False, non-existing phase center...-->
			<system-out><![CDATA[*** Expected error ***
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test15" time="6.061" timestamp="2026-04-20T18:46:45" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="346">
			<!--Cvel 15: I/O vis set, input vis with two spws, one field selected, 2 spws selected, passall = False, regridding 8...-->
		</testcase>
		<testcase classname="cvel_test" name="test16" time="1.346" timestamp="2026-04-20T18:46:46" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="366">
			<!--Cvel 16: I/O vis set, input vis with one spw, two fields selected, passall = False, regridding 9...-->
		</testcase>
		<testcase classname="cvel_test" name="test17" time="1.278" timestamp="2026-04-20T18:46:47" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="386">
			<!--Cvel 17: I/O vis set, input vis with one spw, two fields selected, passall = False, regridding 9...-->
		</testcase>
		<testcase classname="cvel_test" name="test18" time="1.395" timestamp="2026-04-20T18:46:49" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="406">
			<!--Cvel 18: I/O vis set, input vis with one spw, two fields selected, passall = False, regridding 9...-->
		</testcase>
		<testcase classname="cvel_test" name="test2" time="0.022" timestamp="2026-04-20T18:46:49" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="126">
			<!--Cvel 2: Only input vis set - expected error-->
		</testcase>
		<testcase classname="cvel_test" name="test21" time="2.683" timestamp="2026-04-20T18:46:51" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="488">
			<!--Cvel 21: SMA input MS, 24 spws to combine, frequency mode, 21 output channels-->
		</testcase>
		<testcase classname="cvel_test" name="test23" time="2.682" timestamp="2026-04-20T18:46:54" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="524">
			<!--Cvel 23: SMA input MS, 24 spws to combine, radio velocity mode, 30 output channels-->
		</testcase>
		<testcase classname="cvel_test" name="test25" time="2.634" timestamp="2026-04-20T18:46:57" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="569">
			<!--Cvel 25: SMA input MS, 24 spws to combine, optical velocity mode, 40 output channels-->
		</testcase>
		<testcase classname="cvel_test" name="test26" time="2.784" timestamp="2026-04-20T18:47:00" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="594">
			<!--Cvel 26: SMA input MS, 24 spws to combine, optical velocity mode, 40 output channels-->
		</testcase>
		<testcase classname="cvel_test" name="test27" time="3.160" timestamp="2026-04-20T18:47:03" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="619">
			<!--Cvel 27: SMA input MS, 24 spws to combine, scratch columns, no regridding-->
		</testcase>
		<testcase classname="cvel_test" name="test3" time="0.181" timestamp="2026-04-20T18:47:03" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="133">
			<!--Cvel 3: Input and output vis set-->
		</testcase>
		<testcase classname="cvel_test" name="test30" time="2.564" timestamp="2026-04-20T18:47:05" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="666">
			<!--Cvel 30: SMA input MS, 24 spws to combine, scratch columns, mode channel_b, no regridding-->
		</testcase>
		<testcase classname="cvel_test" name="test31" time="3.300" timestamp="2026-04-20T18:47:09" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="680">
			<!--Cvel 31: SMA input MS, 24 spws to combine, scratch columns, mode channel, frame trafo-->
		</testcase>
		<testcase classname="cvel_test" name="test32" time="3.330" timestamp="2026-04-20T18:47:12" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="695">
			<!--Cvel 32: SMA input MS, 24 spws to combine, scratch columns, mode channel, frame trafo, Hanning smoothing-->
		</testcase>
		<testcase classname="cvel_test" name="test33" time="0.498" timestamp="2026-04-20T18:47:13" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="711">
			<!--Cvel 33: SMA input MS, 1 spw, scratch columns, mode channel, no trafo, Hanning smoothing-->
		</testcase>
		<testcase classname="cvel_test" name="test34" time="5.184" timestamp="2026-04-20T18:47:18" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="727">
			<!--Cvel 34: EVLA high-res input MS, 2 spws to combine-->
		</testcase>
		<testcase classname="cvel_test" name="test35" time="0.416" timestamp="2026-04-20T18:47:18" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="741">
			<!--Cvel 35: test effect of sign of width parameter: channel mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test36" time="0.385" timestamp="2026-04-20T18:47:19" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="761">
			<!--Cvel 36: test effect of sign of width parameter: channel mode, width negative-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test37" time="0.399" timestamp="2026-04-20T18:47:19" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="781">
			<!--Cvel 37: test effect of sign of width parameter: freq mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test38" time="0.425" timestamp="2026-04-20T18:47:19" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="802">
			<!--Cvel 38: test effect of sign of width parameter: freq mode, width negative-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test39" time="0.462" timestamp="2026-04-20T18:47:20" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="823">
			<!--Cvel 39: test effect of sign of width parameter: radio velocity mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test39_veltype_uppercase" time="0.432" timestamp="2026-04-20T18:47:20" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="851">
			<!--Cvel 39: test effect of sign of width parameter: radio velocity mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test4" time="0.430" timestamp="2026-04-20T18:47:21" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="142">
			<!--Cvel 4: I/O vis set, more complex input vis, one field selected-->
		</testcase>
		<testcase classname="cvel_test" name="test40" time="0.369" timestamp="2026-04-20T18:47:21" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="879">
			<!--Cvel 40: test effect of sign of width parameter: radio velocity mode, width negative-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test41" time="0.409" timestamp="2026-04-20T18:47:21" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="907">
			<!--Cvel 41: test effect of sign of width parameter: optical velocity mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test42" time="0.376" timestamp="2026-04-20T18:47:22" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="939">
			<!--Cvel 42: test effect of sign of width parameter: optical velocity mode, width negative-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test46" time="1.983" timestamp="2026-04-20T18:47:24" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1025">
			<!--Cvel 46: SMA input MS with descending freq, 24 spws, nchan=100-->
		</testcase>
		<testcase classname="cvel_test" name="test48" time="0.401" timestamp="2026-04-20T18:47:24" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1058">
			<!--Cvel 48: test fftshift regridding: channel mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test48_interpolation_uppercase" time="0.394" timestamp="2026-04-20T18:47:25" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1079">
			<!--Cvel 48: test fftshift regridding: channel mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test49" time="0.159" timestamp="2026-04-20T18:47:25" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1100">
			<!--Cvel 49: vopt mode with fftshift, expected error ...-->
			<system-out><![CDATA[*** Expected error ***
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test5" time="2.090" timestamp="2026-04-20T18:47:27" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="151">
			<!--Cvel 5: I/O vis set, more complex input vis, one field selected, passall = True-->
		</testcase>
		<testcase classname="cvel_test" name="test50" time="2.457" timestamp="2026-04-20T18:47:29" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1120">
			<!--Cvel 50: test fftshift regridding: channel mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test51" time="2.010" timestamp="2026-04-20T18:47:31" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1160">
			<!--Cvel 51: test fftshift regridding: frequency mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test52" time="2.205" timestamp="2026-04-20T18:47:34" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1197">
			<!--Cvel 52: test fftshift regridding: radio velocity mode, width positive-->
			<system-out><![CDATA[Testing channel frequencies ...
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test53" time="16.087" timestamp="2026-04-20T18:47:50" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1239">
			<!--Cvel 53: cvel of a field with ephemeris attached and outframe SOURCE-->
		</testcase>
		<testcase classname="cvel_test" name="test53_outframe_lowercase" time="16.525" timestamp="2026-04-20T18:48:06" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1252">
			<!--Cvel 53: cvel of a field with ephemeris attached and outframe SOURCE-->
		</testcase>
		<testcase classname="cvel_test" name="test6" time="1.315" timestamp="2026-04-20T18:48:07" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="165">
			<!--Cvel 6: I/O vis set, more complex input vis, one field selected, one spw selected, passall = True-->
		</testcase>
		<testcase classname="cvel_test" name="test7" time="5.283" timestamp="2026-04-20T18:48:13" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="184">
			<!--Cvel 7: I/O vis set, input vis with two spws, one field selected, 2 spws selected, 
           passall = False-->
		</testcase>
		<testcase classname="cvel_test" name="test8" time="3.189" timestamp="2026-04-20T18:48:16" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="200">
			<!--Cvel 8: I/O vis set, input vis with two spws, one field selected, 2 spws selected, 
           passall = False, regridding 1-->
		</testcase>
		<testcase classname="cvel_test" name="test9" time="14.836" timestamp="2026-04-20T18:48:31" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="218">
			<!--Cvel 9: I/O vis set, input vis with two spws, one field selected, 2 spws selected, 
           passall = False, regridding 2-->
		</testcase>
		<testcase classname="cvel_test" name="test_preaveraging_exception" time="0.089" timestamp="2026-04-20T18:48:31" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="428">
			<!-- Cvel pre-averaging exception: check the exception introduced for CAS-9798-->
			<system-out><![CDATA[*** Expected error ***
]]></system-out>
		</testcase>
		<testcase classname="cvel_test" name="test19" time="0.001" timestamp="2026-04-20T18:46:49" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="452">
			<!--Cvel 19: SMA input MS, 24 spws to combine, channel mode, 10 output channels-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test20" time="0.000" timestamp="2026-04-20T18:46:49" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="470">
			<!--Cvel 20: SMA input MS, 24 spws to combine, channel mode, 111 output channels-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test22" time="0.000" timestamp="2026-04-20T18:46:51" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="505">
			<!--Cvel 22: SMA input MS, 24 spws to combine, frequency mode, 210 output channels, negative width-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test24" time="0.000" timestamp="2026-04-20T18:46:54" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="546">
			<!--Cvel 24: SMA input MS, 24 spws to combine, radio velocity mode, 35 output channels-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test28" time="0.001" timestamp="2026-04-20T18:47:03" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="632">
			<!--Cvel 28: SMA input MS, 24 spws to combine, scratch columns, channel mode, 30 channels-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test29" time="0.001" timestamp="2026-04-20T18:47:03" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="649">
			<!--Cvel 29: SMA input MS, 24 spws to combine, scratch columns, channel mode, 31 channels-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test43" time="0.000" timestamp="2026-04-20T18:47:22" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="971">
			<!--Cvel 43: SMA input MS, 1 spw, channel mode, nchan not set-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test44" time="0.000" timestamp="2026-04-20T18:47:22" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="989">
			<!--Cvel 44: SMA input MS, 2 spws to combine, channel mode, nchan not set-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test45" time="0.000" timestamp="2026-04-20T18:47:22" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1007">
			<!--Cvel 45: SMA input MS, 1 spw, channel mode, nchan not set, negative width-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
		<testcase classname="cvel_test" name="test47" time="0.001" timestamp="2026-04-20T18:47:24" file="/home/casatest/casa6/casatasks/tests/casashell_tests/test_task_cvel_casashell.py" line="1041">
			<!--Cvel 47: SMA input MS with descending freq, 1 spw, nchan not set-->
			<skipped type="skip" message="Skip, this produces an exception since release 4.7.2 as per CAS-9798"/>
		</testcase>
	</testsuite>
</testsuites>
